| Os motores de busca de Datasheet de Componentes eletrônicos |
|
IDT6V31023 Folha de dados(PDF) 3 Page - Renesas Technology Corp |
|
|
|||||||||||||||||||||||||||||
IDT6V31023 Folha de dados(HTML) 3 Page - Renesas Technology Corp |
|
3 / 14 page ![]() IDT6V31023 2:1 PCIE GEN1/2/3 CLOCK MULTIPLEXER IDT® 2:1 PCIE GEN1/2/3 CLOCK MULTIPLEXER 3 IDT6V31023 REV B 053112 Application Information Decoupling Capacitors As with any high-performance mixed-signal IC, the IDT6V31023 must be isolated from system power supply noise to perform optimally. Decoupling capacitors of 0.01µF must be connected between each VDD and the PCB ground plane. PCB Layout Recommendations For optimum device performance and lowest output phase noise, the following guidelines should be observed. Each 0.01µF decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via. Distance of the ferrite bead and bulk decoupling from the device is less critical. 2) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers (the ferrite bead and bulk decoupling capacitor can be mounted on the back). Other signal traces should be routed away from the IDT6V31023. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device. External Components A minimum number of external components are required for proper operation. Decoupling capacitors of 0.01 μF should be connected between VDD and GND pairs (2,9 and 15,16) as close to the device as possible. Current Reference Source Rr (Iref) If board target trace impedance (Z) is 50 Ω, then Rr = 475Ω (1%), providing IREF of 2.32 mA, output current (IOH) is equal to 6*IREF. Load Resistors RL Since the clock outputs are open source outputs, 50 ohm external resistors to ground are to be connected at each clock output. Output Termination The PCI-Express differential clock outputs of the IDT6V31023 are open source drivers and require an external series resistor and a resistor to ground. These resistor values and their allowable locations are shown in detail in the Layout Guidelines section. The IDT6V31023 can also be terminated to LVDS compatible voltage levels. See the Layout Guidelines section. |
Nº de peça semelhante - IDT6V31023 |
|
Descrição semelhante - IDT6V31023 |
|
|
|
Ligação URL |
| Privacy Policy |
| ALLDATASHEETPT.COM |
| ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | Link para a ficha técnica | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
| Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
|
Family Site : ic2ic.com |
icmetro.com |